外文翻译-单FPGA芯片实现的过流保护.doc
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- 外文 翻译 FPGA 芯片 实现 保护
- 资源描述:
-
1、英文原文OVERCURRENT RELAY ON A FPGA CHIPAbstractA new hardware approach for implementing overcurrent relays is presented in this paper. An overcurrent relay is implemented on a field programmable gate array (FPGA) chip (Xilinxs XC3020-50-PC84C). The hardware design of the overcurrent relay is based on a
2、 three-stage pipelined architectureA relationship that describes the time -current characteristics of the relay in terms of the clock frequency of the chip is developed.1. INTRODUCTIONMicroprocessors have successfully implemented protective power relays. A typical microprocessor-based relay requires
3、 more than ten general-purpose standard chips l2 3.The basic chips necessary for implementation include at least read/write memory (RWM) chip ,input port in addition to the microprocessor .The disadvantages of using several standard chips in the implementation of a protective relay can be summarized
4、 in the following points.1. These chips consume board space. 2. They require labor or Production time for assembly. 3. They decrease the reliability because of the mechanical connections.4. They consume power. Advances in Very Large Scale Integrated (VLSI)4 systems have made the design and fabricati
5、on of Application , Specific Integrated Circuits ( ASICs )5 feasible . A recently introduced type of ASIC is the field programmable gate array (FPGA) 6.FPGAs are ASICs which combine the attractive features of both programmable logic devices (PLDs)7and gate arrays 4.This paper reports on the implemen
6、tation of an overcurrent relay on a field programmable gate array (FPGA) chip, Xilinxs XC3020-50- PC84C8. Xilinxs development system 8 is used for the software and hardware development of the FPGA chip. A three-stage pipelined architecture is adopted in the realization of the relay hardware. The imp
7、lemented overcurrent relay has twos 8-bit inputs: the current being monitored and a threshold value; and two single bit inputs: reset and clock. The one-bit trip signal is the only output provided by the relay. The threshold input, which can be varied,etermines the minimum fault current .The reset i
8、nput is provided for initialization and resetting after tripping .In general ,a protective relay on ASIC such as FPGA gives the following advantges.a. Significant reduction in power consumption all board space. b. No labor or production time for assembly. c. No software programs are written and/or d
展开阅读全文
图海文库所有资源均是用户自行上传分享,仅供网友学习交流,未经上传用户书面授权,请勿作他用。


外文翻译-复合材料无损检测技术.doc
碳纤维复合材料涡流检测方法研究-答辩稿.ppt

